```
// megafunction wizard: %RAM: 2-PORT%
      // GENERATION: STANDARD
 3
     // VERSION: WM1.0
 4
      // MODULE: altsyncram
 6
     7
     // Megafunction Name(s):
// altsyncram
 8
 9
10
11
         Simulation Library Files(s):
      //
12
                    altera mf
13
        **********
14
15
         THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
16
17
     // 17.0.0 Build 595 04/25/2017 SJ Lite Edition
      // *****************
18
19
20
21
      //Copyright (C) 2017 Intel Corporation. All rights reserved. //Your use of Intel Corporation's design tools, logic functions
22
      //and other software and tools, and its AMPP partner logic
//functions, and any output files from any of the foregoing
//(including device programming or simulation files), and any
23
24
25
26
      //associated documentation or information are expressly subject
      //to the terms and conditions of the Intel Program License
27
28
      //Subscription Agreement, the Intel Quartus Prime License Agreement,
29
      //the Intel MegaCore Function License Agreement, or other
     //applicable license agreement, including, without limitation, //that your use is for the sole purpose of programming logic //devices manufactured by Intel and sold by Intel or its
30
31
32
33
      //authorized distributors. Please refer to the applicable
      //agreement for further details.
35
36
      // synopsys translate_off
37
      timescale 1 ps / 1 ps
// synopsys translate_on
38
39
40
     module RAM8x16 (
         clock,
41
42
         data,
43
         rdaddress,
44
         wraddress,
45
         wren,
46
         q);
47
48
                  clock;
         input
         input [3:0] input [3:0]
49
                        data;
50
                        rdaddress;
51
         input [3:0]
                        wraddress;
52
         input wren;
output [7:0]
53
54
      `ifndef ALTERA_RESERVED_QIS
      // synopsys translate_off
55
56
57
       endif
         tri1
                   clock;
58
                  wren;
59
       ifndef ALTERA_RESERVED_QIS
      // synopsys translate_on
60
       endif
61
62
         wire [7:0] sub_wire0;
wire [7:0] q = sub_wire0[7:0];
63
64
65
66
         altsyncram altsyncram_component (
67
                    .address_a (wraddress),
                    .address_b (rdaddress),
68
                    .clock0 (clock),
69
70
                    .data_a (data),
                    .wren_a (wren)
72
                    .q_b (sub_wire0),
73
                    .aclr0 (1'b0),
```

Project: DE1\_SoC

```
.aclr1 (1'b0),
 75
                           .addressstall_a (1'b0),
 76
                           .addresssta]1_b(1'b0),
                           .byteena_a (1'b1),
.byteena_b (1'b1),
.clock1 (1'b1),
.clocken0 (1'b1),
  79
                           .clocken1 (1'b1),
.clocken2 (1'b1),
.clocken3 (1'b1),
 83
                           .data_b (\{8\{1'b1\}\}),
                           .eccstatus (),
                           .q_a (),
 86
                           .rden_a (1'b1),
.rden_b (1'b1),
 87
 88
                           .wren_b (1'b0));
 89
 90
             defparam
 91
                  altsyncram_component.address_aclr_b = "NONE"
                  altsyncram_component.address_reg_b = "CLOCKO"
 92
                 altsyncram_component.clock_enable_input_a = "BYPASS", altsyncram_component.clock_enable_input_b = "BYPASS", altsyncram_component.clock_enable_output_b = "BYPASS", altsyncram_component.clock_enable_output_b = "BYPASS".
 93
 94
 95
                  altsyncram_component intended_device_family = "Cyclone v"
altsyncram_component lpm_type = "altsyncram",
 96
 97
 98
                  altsyncram_component.numwords_a = 16,
 99
                  altsyncram_component.numwords_b = 16,
                  altsyncram_component.operation_mode = "DUAL_PORT",
100
                  altsyncram_component.outdata_aclr_b = "NONE"
101
                  altsyncram_component.outdata_reg_b = "CLOCKO"
102
                  altsyncram_component.power_up_uninitialized = "FALSE",
103
                  altsyncram_component ram_block_type = "M10K"
104
                  altsyncram_component.read_during_write_mode_mixed_ports = "DONT_CARE",
105
106
                  altsyncram_component.widthad_a = 4,
107
                  altsyncram_component.widthad_b = 4,
108
                  altsyncram_component.width_a = 8,
109
                  altsyncram_component.width_b = 8,
110
                  altsyncram_component.width_byteena_a = 1;
111
112
113
         endmodule
114
115
116
         // CNX file retrieval info
117
         // Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
// Retrieval info: PRIVATE: ADDRESSSTALL_B NUMERIC "0"
118
119
         // Retrieval info: PRIVATE: BYTEENA_ACLR_A NUMERIC
120
121
         // Retrieval info: PRIVATE: BYTEENA_ACLR_B NUMERIC
         // Retrieval info: PRIVATE: BYTE_ENABLE_A NUMERIC "O"
// Retrieval info: PRIVATE: BYTE_ENABLE_B NUMERIC "O"
// Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
// Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
122
123
124
125
         // Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
// Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_B NUMERIC "0"
126
127
         // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "O"
128
129
         // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_B NUMERIC "0"
         // Retrieval info: PRIVATE: CLRdata NUMERIC "O"
130
         // Retrieval info: PRIVATE: CLRq NUMERIC "0"
131
132
         // Retrieval info: PRIVATE: CLRrdaddress NUMERIC "0"
133
         // Retrieval info: PRIVATE: CLRrren NUMERIC "0"
134
         // Retrieval info: PRIVATE: CLRwraddress NUMERIC "0"
         // Retrieval info: PRIVATE: CLRwren NUMERIC
135
         // Retrieval info: PRIVATE: CLRWren NOMERIC 0
// Retrieval info: PRIVATE: Clock NUMERIC "0"
// Retrieval info: PRIVATE: Clock_A NUMERIC "0"
// Retrieval info: PRIVATE: Clock_B NUMERIC "0"
// Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
// Retrieval info: PRIVATE: INDATA_REG_B NUMERIC "0"
// Retrieval info: PRIVATE: INDATA_REG_B NUMERIC "0"
136
137
138
139
140
141
         // Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_B"
// Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
142
143
         // Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone V"
// Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
144
145
         // Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
146
```

```
// Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "O"
148
               // Retrieval info: PRIVATE: MEMSIZE NUMERIC "128
               // Retrieval info: PRIVATE: MEM_IN_BITS NUMERIC "0"
149
               // Retrieval info: PRIVATE: MIFfilename STRING ""
150
              // Retrieval info: PRIVATE: MIFTIIENAME SIRING ""

// Retrieval info: PRIVATE: OPERATION_MODE NUMERIC "2"

// Retrieval info: PRIVATE: OUTDATA_ACLR_B NUMERIC "0"

// Retrieval info: PRIVATE: OUTDATA_REG_B NUMERIC "1"

// Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "2"

// Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_MIXED_PORTS NUMERIC "2"

// Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"

// Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_B NUMERIC "3"

// Retrieval info: PRIVATE: REGDATA NUMERIC "1"

// Retrieval info: PRIVATE: REGDATA NUMERIC "1"
151
152
153
154
155
156
157
158
               // Retrieval info: PRIVATE: REGG NUMERIC "1"
// Retrieval info: PRIVATE: REGrdaddress NUMERIC "1"
159
160
               // Retrieval info: PRIVATE: REGrren NUMERIC "1"
161
               // Retrieval info: PRIVATE: REGWraddress NUMERIC "1"
162
163
              // Retrieval info: PRIVATE: REGwren NUMERIC "1"
// Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
// Retrieval info: PRIVATE: USE_DIFF_CLKEN NUMERIC "0"
// Retrieval info: PRIVATE: UseDPRAM NUMERIC "1"
// Retrieval info: PRIVATE: Varwidth NUMERIC "0"
// Retrieval info: PRIVATE: WIDTH_READ_A NUMERIC "8"
// Retrieval info: PRIVATE: WIDTH_READ_B NUMERIC "8"
// Retrieval info: PRIVATE: WIDTH_WRITE_A NUMERIC "8"
// Retrieval info: PRIVATE: WIDTH_WRITE_B NUMERIC "8"
// Retrieval info: PRIVATE: WRADDR_ACLR_B NUMERIC "0"
// Retrieval info: PRIVATE: WRADDR_REG_B NUMERIC "0"
// Retrieval info: PRIVATE: WRCTRL_ACLR_B NUMERIC "0"
// Retrieval info: PRIVATE: enable NUMERIC "0"
// Retrieval info: PRIVATE: rden NUMERIC "0"
               // Retrieval info: PRIVATE: REGwren NUMERIC "1"
164
165
166
167
168
169
170
171
172
173
174
175
176
               // Retrieval info: PRIVATE: rden NUMERIC "O"
177
               // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
              // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.a
// Retrieval info: CONSTANT: ADDRESS_ACLR_B STRING "NONE"
// Retrieval info: CONSTANT: ADDRESS_REG_B STRING "CLOCKO"
// Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
// Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_B STRING "BYPASS"
// Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_B STRING "BYPASS"
// Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone V"
// Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
// Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "16"
// Retrieval info: CONSTANT: NUMWORDS_B NUMERIC "16"
// Retrieval info: CONSTANT: OPERATION MODE STRING "DUAL PORT"
178
179
180
181
182
183
184
185
186
               // Retrieval info: CONSTANT: OPERATION_MODE STRING "DUAL_PORT"
// Retrieval info: CONSTANT: OUTDATA_ACLR_B STRING "NONE"
187
188
               // Retrieval info: CONSTANT: OUTDATA_REG_B STRING "CLOCKO"
189
190
               // Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
191
               // Retrieval info: CONSTANT: RAM_BLOCK_TYPE STRING "M10K"
              // Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_MIXED_PORTS STRING "DONT_CARE"
// Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "4"
// Retrieval info: CONSTANT: WIDTHAD_B NUMERIC "4"
192
193
              // Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "4"
// Retrieval info: CONSTANT: WIDTHAD_B NUMERIC "4"
// Retrieval info: CONSTANT: WIDTH_A NUMERIC "8"
// Retrieval info: CONSTANT: WIDTH_B NUMERIC "8"
// Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
// Retrieval info: USED_PORT: clock 0 0 0 0 INPUT VCC "clock"
// Retrieval info: USED_PORT: data 0 0 8 0 INPUT NODEFVAL "data[7..0]"
// Retrieval info: USED_PORT: q 0 0 8 0 OUTPUT NODEFVAL "q[7..0]"
// Retrieval info: USED_PORT: rdaddress 0 0 4 0 INPUT NODEFVAL "rdaddress[3..0]"
// Retrieval info: USED_PORT: wraddress 0 0 4 0 INPUT NODEFVAL "wraddress[3..0]"
// Retrieval info: USED_PORT: wren 0 0 0 0 INPUT GND "wren"
// Retrieval info: CONNECT: @address a 0 0 4 0 wraddress 0 0 4 0
194
195
196
197
198
199
200
201
202
203
204
               // Retrieval info: CONNECT: @address_a 0 0 4 0 wraddress 0 0 4 0
               // Retrieval info: CONNECT: @address_b 0 0 4 0 rdaddress 0 0 4 0
205
               // Retrieval info: CONNECT: @clock0 \overline{0} 0 0 0 clock 0 0 0
206
207
               // Retrieval info: CONNECT: @data_a 0 0 8 0 data 0 0 8 0
               ^{\prime}// Retrieval info: CONNECT: @wren_a 0 0 0 _{
m 0} 0 wren 0 0 0 0
208
              // Retrieval info: CONNECT: q 0 0 8 0 @q_b 0 0 8 0
// Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16.v TRUE
// Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16.inc FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16.cmp FALSE
// Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16.bsf FALSE
209
210
211
212
213
               // Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16_inst.v FALSE
214
               // Retrieval info: GEN_FILE: TYPE_NORMAL RAM8x16_bb.v TRUE
215
216
               // Retrieval info: LIB_FILE: altera_mf
217
```